

## PERFORMANCE (1850 MHz)

- ♦ 0.3 dB Noise Figure at 25% Bias
- ♦ 20 dBm Output Power (P<sub>1dB</sub>)
- ♦ 18 dB Small-Signal Gain (SSG)
- ♦ 38 dBm Output IP3 at 50% Bias
- ♦ Evaluation Boards Available
- ♦ Available in Lead Free Finish: FPD750SOT343E



# DESCRIPTION AND APPLICATIONS

The FPD750SOT343 is a packaged depletion mode AlGaAs/InGaAs pseudomorphic High Electron Mobility Transistor (pHEMT). It utilizes a 0.25 µm x 750 µm Schottky barrier Gate, defined by high-resolution stepper-based photolithography. The recessed and offset Gate structure minimizes parasitics to optimize performance, with an epitaxial structure designed for improved linearity over a range of bias conditions and input power levels. The FPD750 is available in die form and in other packages.

Typical applications include drivers or output stages in PCS/Cellular base station high-intercept-point LNAs, WLL and WLAN systems, and other types of wireless infrastructure systems.

## ELECTRICAL SPECIFICATIONS AT 22°C

| Parameter                                                    | Symbol       | <b>Test Conditions</b>                              | Min  | Typ | Max | Units |  |  |  |
|--------------------------------------------------------------|--------------|-----------------------------------------------------|------|-----|-----|-------|--|--|--|
| RF SPECIFICATIONS MEASURED AT $f$ = 1850 MHz USING CW SIGNAL |              |                                                     |      |     |     |       |  |  |  |
| Minimum Noise Figure                                         | NF           | $V_{DS} = 3.3 \text{ V}; I_{DS} = 50\% I_{DSS}$     |      | 0.6 | 0.9 | dB    |  |  |  |
|                                                              |              | $V_{DS} = 3.3 \text{ V}; I_{DS} = 25\%  I_{DSS}$    |      | 0.3 |     |       |  |  |  |
| Output Third-Order Intercept Point                           | IP3          | $V_{DS} = 3.3 \text{ V}; I_{DS} = 50\% I_{DSS}$     | 35.5 | 38  |     | dBm   |  |  |  |
| (from 15 to 5 dB below P <sub>1dB</sub> )                    |              | $V_{DS} = 3.3 \text{ V}; I_{DS} = 25\%  I_{DSS}$    |      | 34  |     |       |  |  |  |
|                                                              |              | Tuned for Optimum IP3                               |      |     |     |       |  |  |  |
| Small-Signal Gain                                            | SSG          | $V_{DS} = 3.3 \text{ V}; I_{DS} = 50\% I_{DSS}$     | 16.5 | 18  |     | dB    |  |  |  |
|                                                              |              | $V_{DS} = 3.3 \text{ V}; I_{DS} = 25\%  I_{DSS}$    |      | 17  |     |       |  |  |  |
| Power at 1dB Gain Compression                                | $P_{1dB}$    | $V_{DS} = 3.3 \text{ V}; I_{DS} = 50\% I_{DSS}$     | 19   | 20  |     | dBm   |  |  |  |
|                                                              |              | $V_{DS} = 3.3 \text{ V}; I_{DS} = 25\% I_{DSS}$     |      | 18  |     |       |  |  |  |
| Saturated Drain-Source Current                               | $I_{DSS}$    | $V_{DS} = 1.3 \text{ V}; V_{GS} = 0 \text{ V}$      | 185  | 230 | 280 | mA    |  |  |  |
| Maximum Drain-Source Current                                 | $I_{MAX}$    | $V_{DS} = 1.3 \text{ V}; V_{GS} \cong +1 \text{ V}$ |      | 375 |     | mA    |  |  |  |
| Transconductance                                             | $G_{M}$      | $V_{DS} = 1.3 \text{ V}; V_{GS} = 0 \text{ V}$      |      | 200 |     | mS    |  |  |  |
| Gate-Source Leakage Current                                  | $I_{GSO}$    | $V_{GS} = -5 \text{ V}$                             |      | 5   |     | μΑ    |  |  |  |
| Pinch-Off Voltage                                            | $ V_P $      | $V_{DS} = 1.3 \text{ V}; I_{DS} = 0.75 \text{ mA}$  | 0.7  | 1.0 | 1.3 | V     |  |  |  |
| Gate-Source Breakdown Voltage                                | $ V_{BDGS} $ | $I_{GS} = 0.75 \text{ mA}$                          | 12   | 16  |     | V     |  |  |  |
| Gate-Drain Breakdown Voltage                                 | $ V_{BDGD} $ | $I_{GD} = 0.75 \text{ mA}$                          | 12   | 18  |     | V     |  |  |  |

Phone: +1 408 850-5790 http://www.filtronic.co.uk/semis

Fax: +1 408 850-5766

Email: sales@filcsi.com

Revised: 04/28/05



### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Parameter                                       | Symbol           | <b>Test Conditions</b>          | Min | Max       | Units |
|-------------------------------------------------|------------------|---------------------------------|-----|-----------|-------|
| Drain-Source Voltage                            | $V_{DS}$         | $-3V < V_{GS} < +0V$            |     | 6         | V     |
| Gate-Source Voltage                             | $V_{GS}$         | $0V < V_{\rm DS} < +8V$         |     | -3        | V     |
| Drain-Source Current                            | $I_{DS}$         | For $V_{DS} > 2V$               |     | $I_{DSS}$ | mA    |
| Gate Current                                    | $I_G$            | Forward or reverse current      |     | 7.5       | mA    |
| RF Input Power <sup>2</sup>                     | $P_{IN}$         | Under any acceptable bias state |     | 175       | mW    |
| Channel Operating Temperature                   | $T_{CH}$         | Under any acceptable bias state |     | 175       | °C    |
| Storage Temperature                             | T <sub>STG</sub> | Non-Operating Storage           | -40 | 150       | °C    |
| Total Power Dissipation                         | P <sub>TOT</sub> | See De-Rating Note below        |     | 1.1       | W     |
| Gain Compression                                | Comp.            | Under any bias conditions       |     | 5         | dB    |
| Simultaneous Combination of Limits <sup>3</sup> |                  | 2 or more Max. Limits           |     | 80        | %     |

<sup>&</sup>lt;sup>1</sup>T<sub>Ambient</sub> = 22°C unless otherwise noted  $^{2}$ Max. RF Input Limit must be further limited if input VSWR > 2.5:1

#### Notes:

Operating conditions that exceed the Absolute Maximum Ratings will result in permanent damage to the device.

Total Power Dissipation defined as:  $P_{TOT} \equiv (P_{DC} + P_{IN}) - P_{OUT}$ , where:

P<sub>DC</sub>: DC Bias Power P<sub>IN</sub>: RF Input Power P<sub>OUT</sub>: RF Output Power

Total Power Dissipation to be de-rated as follows above 22°C:

 $P_{TOT} = 1.1W - (0.007W/^{\circ}C) \times T_{PACK}$ 

where  $T_{PACK}$  = source tab lead temperature above 22 °C (coefficient of de-rating formula is the Thermal Conductivity)

Example: For a 65°C source lead temperature:  $P_{TOT} = 1.1W - (0.007 \text{ x } (65 - 22)) = 0.8W$ 

# HANDLING PRECAUTIONS

To avoid damage to the devices care should be exercised during handling. Proper Electrostatic Discharge (ESD) precautions should be observed at all stages of storage, handling, assembly, and testing. These devices should be treated as Class 1A per ESD-STM5.1-1998, Human Body Model. Further information on ESD control measures can be found in MIL-STD-1686 and MIL-HDBK-263.

# APPLICATIONS NOTES & DESIGN DATA

Applications Notes are available from your local Filtronic Sales Representative or directly from the factory. Complete design data, including S-parameters, noise data, and large-signal models are available on the Filtronic web site. Evaluation Boards available upon request.

Phone: +1 408 850-5790 http://www.filtronic.co.uk/semis Revised: 04/28/05 Email: sales@filcsi.com

Fax: +1 408 850-5766

<sup>&</sup>lt;sup>3</sup>Users should avoid exceeding 80% of 2 or more Limits simultaneously



## BIASING GUIDELINES

- Active bias circuits provide good performance stabilization over variations of operating temperature, but require a larger number of components compared to self-bias or dual-biased. Such circuits should include provisions to ensure that Gate bias is applied before Drain bias, otherwise the pHEMT may be induced to self-oscillate. Contact your Sales Representative for additional information.
- ➤ Dual-bias circuits are relatively simple to implement, but will require a regulated negative voltage supply for depletion-mode devices such as the FPD750SOT343.
- $\triangleright$  Self-biased circuits employ an RF-bypassed Source resistor to provide the negative Gate-Source bias voltage, and such circuits provide some temperature stabilization for the device. A nominal value for circuit development is 5.45  $\Omega$  for a 50% of I<sub>DSS</sub> operating point.
- ➤ For standard Class A operation, a 50% of I<sub>DSS</sub> bias point is recommended. A small amount of RF gain expansion prior to the onset of compression is normal for this operating point. Note that pHEMTs, since they are "quasi- E/D mode" devices, exhibit Class AB traits when operated at 50% of I<sub>DSS</sub>. To achieve a larger separation between P<sub>1dB</sub> and IP3, an operating point in the 25% to 33% of I<sub>DSS</sub> range is suggested. Such Class AB operation will not degrade the IP3 performance.

### PACKAGE OUTLINE

(dimensions in mm)



| SYMBOL | MIN      | MAX  |  |
|--------|----------|------|--|
| Е      | 1.15     | 1.35 |  |
| D      | 1.85     | 2,25 |  |
| HE     | 1.80     | 2.40 |  |
| А      | 0.80     | 1.10 |  |
| A2     | 0.80     | 1.00 |  |
| A1     | 0.00     | 0.10 |  |
| е      | 0.65 BSC |      |  |
| b      | 0,25     | 0.40 |  |
| b1     | 0.55     | 0.70 |  |
| C      | 0.10     | 0.18 |  |
|        | 0.26     | 0.46 |  |

All information and specifications subject to change without notice.









Fax: +1 408 850-5766 Email: sales@filcsi.com